# Programming Massively Parallel Processors

Chapter 06 Performance considerations

#### Chapter 06

Performance considerations

#### **Table of contents**

- 6.1 Memory coalescing
- 6.2 Hiding memory latency
- 6.3 Thread coarsening
- 6.4 A checklist of optimization
- 6.5 Knowing your computation's bottleneck
- 6.6 Summary

- The global memory of a CUDA device is implemented with DRAM.
- Data bits are stored in DRAM cells that are small capacitors, in which the presence or absence of a tiny
  amount of electrical charge distinguishes between a 1 and a 0 value.
- Reading data from a DRAM cell requires the small capacitor to use its tiny electrical charge to drive a
  highly capacitive line leading to a sensor.
- Because this process is very slow relative to the desired data access speed, modern DRAM designs use parallelism to increase their rate of data access, commonly referred to as memory access throughput.

#### **DRAM** bursting

- 1. Accessing consecutive locations
  - Each time a DRAM location is accessed, a range of consecutive locations that include the requested location are accessed.
- 2. Delivered data from consecutive locations
  - Many sensors which are provided in each DRAM chip are worked in parallel and each senses the content of bit within consecutive locations.
  - Once detected by the sensors, the data from all these consecutive locations can be transferred at high speed to the processor.

 The most favorable access pattern is achieved when all threads in a warp access consecutive global memory locations. In this case, all these accesses will be coalesced, or combined into a single request for consecutive locations when accessing the DRAM.

| M <sub>o,o</sub> | M <sub>0,1</sub> | M <sub>0,2</sub> | M <sub>0,3</sub> |
|------------------|------------------|------------------|------------------|
| M <sub>1,0</sub> | M <sub>1,1</sub> | M <sub>1,2</sub> | M <sub>1,2</sub> |
| M <sub>2,0</sub> | M <sub>2,1</sub> | M <sub>2,2</sub> | M <sub>2,3</sub> |
| M <sub>3,0</sub> | M <sub>3,1</sub> | M <sub>3,2</sub> | M <sub>3,3</sub> |

Row-major layout:
 All adjacent elements in a row are placed into consecutive locations in the address space.



Linearized order in increasing address

• Row-major layout

```
unsigned int row = blockIdx.y * blockDim.y + threadIdx.y;
unsigned int col = blockIdx.x * blockDim.x + threadIdx.x;

if (row < Width && col < Width){
  float Pvalue = 0.0f;
  for (unsigned int k = 0; k < Width; ++k){
    Pvalue += N[row*Width + k] * M[k*Width + col];
  }
  P[row*Width + col] = Pvalue;
}</pre>
```



• Row-major layout: A coalesced access pattern.



- In linear algebra we often need to use both the original and transposed forms of a matrix.
- When the transposed form is needed, its elements can be accessed by accessing the original form by switching the roles of the row and column indices. It is equivalent to viewing the transposed matrix as a column-major layout of the original matrix.

| M <sub>o,o</sub> | M <sub>0,1</sub> | M <sub>0,2</sub> | M <sub>0,3</sub> |
|------------------|------------------|------------------|------------------|
| M <sub>1,0</sub> | M <sub>1,1</sub> | M <sub>1,2</sub> | M <sub>1,2</sub> |
| M <sub>2,0</sub> | M <sub>2,1</sub> | M <sub>2,2</sub> | M <sub>2,3</sub> |
| M <sub>3,0</sub> | M <sub>3,1</sub> | M <sub>3,2</sub> | M <sub>3,3</sub> |

Column-major layout:
 All adjacent elements in a column are placed into consecutive locations in the address space.



Linearized order in increasing address

Column-major layout

```
unsigned int row = blockIdx.y * blockDim.y + threadIdx.y;
unsigned int col = blockIdx.x * blockDim.x + threadIdx.x;

if (row < Width && col < Width){
   float Pvalue = 0.0f;
   for (unsigned int k = 0; k < Width; ++k){
      Pvalue += N[row*Width + k] * M[col*Width + k];
   }
   P[row*Width + col] = Pvalue;
}</pre>
```



• Column-major layout: An uncoalesced access pattern.



Linearized order in increasing address

• There are various strategies for optimizing code to achieve memory coalescing when the computation is not naturally amenable to it.

#### Corner turning

Strategy to transfer the data between global memory and shared memory in a coalesced manner and carry out the unfavorable access pattern in shared memory, which provides faster access latency.

- Applying corner tuning to coalesce accesses to matrix B, which is stored in column-major layout
- A: Input matrix which is stored in row-major layout in global memory
  - B: Input matrix which is stored in column-major layout in global memory
  - C: Output matrix which is stored in row-major layout in global memory

Loading input tile from global memory to shared memory is coalesced



 $C = A \times B$ 



- Form of parallel organization in DRAM
  - 1. DRAM bursting:

Multiple locations are accessed in the DRAM core array in parallel.

- 2. Banks and channel:
  - Processor contains one or more channels. Each channel is a memory controller with a bus that connects a set of DRAM banks to the processor.
  - For each channel, the number of banks that is connected to it is determined by the number of banks required to fully utilized the data transfer bandwidth of the bus.

#### Channels and banks in DRAM system



#### Single-bank organization

Access latency is much longer than the data transfer time.
 Access transfer timing of a one-bank organization would grossly underutilize the data transfer bandwidth of the channel bus.



[ Single-Bank channel access timeline ]

#### Multiple-bank organization

Multiple-bank organization can overlap the latency for accessing the DRAM cell arrays.



• To achieve the best bandwidth utilization, memory accesses must be evenly distributed across channels and banks, and each access to a bank must also be a coalesced access.

#### [ Tiled matrix multiplication ]

| M[0] | M[1] | M[2]  | M[3]  |
|------|------|-------|-------|
| M[4] | M[5] | M[6]  | M[7]  |
| M[8] | M[9] | M[10] | M[11] |
|      |      |       |       |

| P <sub>0,0</sub> | P <sub>0,1</sub> | P <sub>0,2</sub> | P <sub>0,3</sub> |
|------------------|------------------|------------------|------------------|
| P <sub>1,0</sub> | P <sub>1,1</sub> | P <sub>1,2</sub> | P <sub>1,3</sub> |
|                  |                  |                  |                  |
| P <sub>2,0</sub> | P <sub>2,1</sub> | P <sub>2,2</sub> | P <sub>2,3</sub> |

|       | Block 0,0   | Block 0,1   | Block 1,0     | Block 1,1     |
|-------|-------------|-------------|---------------|---------------|
| Phase | M[0], M[1], | M[0], M[1], | M[8], M[9],   | M[8], M[9],   |
| 0     | M[4], M[5]  | M[4], M[5]  | M[12], M[13]  | M[12], M[13]  |
| Phase | M[2], M[3], | M[2], M[3], | M[10], M[11], | M[10], M[11], |
| 1     | M[6], M[7]  | M[6], M[7]  | M[14], M[15]  | M[14], M[15]  |

Input matrix M (linearized index)

output matrix P

|       | Block 0,0   | Block 0,1   | Block 1,0     | Block 1,1     |
|-------|-------------|-------------|---------------|---------------|
| Phase | M[0], M[1], | M[0], M[1], | M[8], M[9],   | M[8], M[9],   |
| 0     | M[4], M[5]  | M[4], M[5]  | M[12], M[13]  | M[12], M[13]  |
| Phase | M[2], M[3], | M[2], M[3], | M[10], M[11], | M[10], M[11], |
| 1     | M[6], M[7]  | M[6], M[7]  | M[14], M[15]  | M[14], M[15]  |



#### **6.3** Thread coarsening

- The price of parallelism can take many forms, such as redundant loading of data by different thread blocks, redundant work, synchronization overhead, and others. The price of parallelism is often worth paying.
- However, if the hardware ends up serializing the work as a result of insufficient resource, then this price has been paid unnecessarily.
- Thread coarsening, which assigns multiple units of work to each thread, can serialize the work and reduce the price that is paid for parallelism.

#### **6.3** Thread coarsening



- Although having different thread blocks load the same input tile is redundant, it is a price that we pay to be able to process the two output tiles in parallel using different blocks.
- If these thread blocks are serialized by the hardware, the price is paid in vain. It is better to have a single thread block process the multiple output tiles.

## **6.4** A checklist of optimizations

| Optimization                                    | Benefit to compute cores                                            | Benefit to memory                                                                 | Strategies                                                                                                                                         |
|-------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Maximizing occupancy                            | More work to hide pipeline latency                                  | More parallel<br>memory accesses to<br>hide DRAM latency                          | Tuning usage of resources such as threads per block, shared memory per block, and registers per thread                                             |
| Enabling coalesced<br>global memory<br>accesses | Fewer pipeline stalls<br>waiting for global<br>memory accesses      | Less global memory<br>traffic and better<br>utilization of bursts/<br>cache lines | Transfer between global memory and shared memory in a coalesced manner and performing uncoalesced accesses in shared memory (e.g., corner turning) |
| Minimizing control divergence                   | High SIMD efficiency<br>(fewer idle cores<br>during SIMD execution) | -                                                                                 | <ol> <li>Rearranging the mapping of threads to work and/or data</li> <li>Rearranging the layout of the data</li> </ol>                             |

# **6.4** A checklist of optimizations

| Optimization                     | Benefit to compute cores                                  | Benefit to memory                                   | Strategies                                                                                                                                    |
|----------------------------------|-----------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Tiling of reused<br>data         | I Walting for global I                                    |                                                     | Placing data that is reused within a block in shared memory or registers so that it is transferred between global memory and the SM only once |
| Privatization<br>(covered later) | Fewer pipeline stalls<br>waiting for atomic<br>updates    | Less contention and serialization of atomic updates | Applying partial updates to a private copy of the data and then updating the universal copy when done                                         |
| Thread coarsening                | Less redundant work,<br>divergence, or<br>synchronization | Less redundant<br>global memory traffic             | Assigning multiple units of parallelism to each thread to reduce the price of parallelism when it is incurred unnecessarily                   |

#### **6.5** Knowing your computation's bottleneck

- The resource that limits the performance of a computation is often referred to as a performance bottleneck.
- If the optimization that is applied does not target the bottleneck resource, there are may be no benefit from the optimization.
- Performance bottlenecks may be hardware-specific, meaning that the same computation may encounter different bottlenecks on different devices.

### **6.5** Knowing your computation's bottleneck

#### **NVIDIA Visual Profiler**

Automated performance analysis:
 Perform automated analysis of your application to identify performance bottlenecks and get optimization suggestions that can be used to improve performance



### 6.6 Summary

#### Methodology

Ubuntu Version: Ubuntu 22.04.2 LTS

2. CUDA Version: 12.1

3. NVIDIA GeForce RTX 3080

- 4. Comparing the performance of matrix multiplication algorithms on CPU and GPU, where matrices of sizes 1000x1000 and 2000x2000 are employed, and the GPU block size is set to 16x16.
- 5. The algorithm using 'thread coarsening' set coarse factor to 4 and blocks four times less than other algorithms are used.

| SM Count                             | 68                                                           |
|--------------------------------------|--------------------------------------------------------------|
| Max resident threads per SM          | 1536                                                         |
| Max number of resident blocks per SM | 16                                                           |
| Threads in warp                      | 32                                                           |
| Max threads per block                | 1024                                                         |
| Max thread dimensions                | (1024, 1024, 64)                                             |
| Max grid dimensions                  | (2 <sup>31</sup> -1, 2 <sup>16</sup> -1, 2 <sup>16</sup> -1) |
| Shared Mem per SM                    | 48 KB                                                        |
| Registers per SM                     | 64 KB                                                        |
| Total constant Mem                   | 64 KB                                                        |
| Total global Mem                     | 10 GB                                                        |

# **6.6** Summary

#### Results

|                   | CPU<br>Execution<br>Time | GPU<br>Execution<br>Time | GPU<br>(Tile: 16)<br>Execution<br>Time | GPU (Coarse<br>factor: 4)<br>Execution<br>Time |
|-------------------|--------------------------|--------------------------|----------------------------------------|------------------------------------------------|
| 1000<br>x<br>1000 | 1.563623<br>(s)          | 1.067905<br>(ms)         | 0.833136<br>(ms)                       | 0.803119<br>(ms)                               |
| 2000<br>x<br>2000 | 13.195638<br>(s)         | 8.273207<br>(ms)         | 6.325630<br>(ms)                       | 6.104082<br>(ms)                               |



- GPU Performace / CPU Performace
- GPU (Tile:16) Performace / CPU Performace
- GPU (Coarse factor:4) Performace / CPU Performace

1000x1000 block size = 16X16 tile size = 16x16 COARSE\_FACTOR = 4

```
All values are same
All values are same
All values are same
CPU mkClockMeasure[Total Time: 15.636225 (s), Avg Time:
                                                              1.563623 (s).
                                                                              Count: 10]
GPU03 mkClockMeasure[Total Time:
                                       10.679048 (ms),
                                                                              1.067905 (ms), Count: 10]
                                                               Avg Time:
GPU05 mkClockMeasure[Total Time:
                                       8.331357 (ms), Avg Time:
                                                                       0.833136 (ms), Count: 10]
GPU06 mkClockMeasure[Total Time:
                                       8.031192 (ms), Avg Time:
                                                                       0.803119 (ms), Count: 10]
```

CPU mkClockMeasure[Total Time: 15.636225 (s), Avg Time: 1.563623 (s), Count: 10]

GPU03 mkClockMeasure[Total Time: 10.679048 (ms), Avg Time: 1.067905 (ms), Count: 10]

GPU05 mkClockMeasure[Total Time: 8.331357 (ms), Avg Time: 0.833136 (ms), Count: 10] GPU06 mkClockMeasure[Total Time: 8.031192 (ms), Avg Time: 0.803119 (ms), Count: 10]

2000x2000 block size = 16X16 tile size = 16x16 COARSE\_FACTOR = 4

```
All values are same
All values are same
All values are same
CPU mkClockMeasure[Total Time: 131.956384 (s),
                                                        Avg Time:
                                                                        13.195638 (s), Count: 10]
GPU03 mkClockMeasure[Total Time:
                                        82.732067 (ms),
                                                                Avg Time:
                                                                                                Count: 10]
                                                                                 8.273207 (ms),
GPU05 mkClockMeasure[Total Time:
                                        63.256305 (ms),
                                                                Avg Time:
                                                                                 6.325630 (ms),
                                                                                                 Count:
                                                                                                         10]
GPU06 mkClockMeasure[Total Time:
                                        61.040817 (ms).
                                                                 Ava Time:
                                                                                 6.104082 (ms).
                                                                                                 Count:
                                                                                                         101
```

CPU mkClockMeasure[Total Time: 131.956384 (s), Avg Time: 13.195638 (s), Count: 10]

GPU03 mkClockMeasure[Total Time: 82.732067 (ms), Avg Time: 8.273207 (ms), Count: 10] GPU05 mkClockMeasure[Total Time: 63.256305 (ms), Avg Time: 6.325630 (ms), Count: 10] GPU06 mkClockMeasure[Total Time: 61.040817 (ms), Avg Time: 6.104082 (ms), Count: 10]